

# **Microprocessor Systems**

Res. Assist. M. Alpaslan TAVUKCU tavukcu22@itu.edu.tr 2024

# **ARM CORTEX MO-PLUS**

### **Introduction**

- Arm Cortex-M0-plus
  - Armv6-M Architecture
  - 2-stages Pipeline
  - Thumb and Thumb-2 ISA Support
  - Non-maskable Interrupt (NMI) + 1 to 32 physical interrupts
- Keil µVision IDE
  - Programming Languages: C/C++ and Assembly
  - Onboard Arm Simulator
  - Debugging, Logic Analyzer, Source Browser

### **Core Registers**

The processor core registers are:



# **Memory**

| Address<br>range          | Memory<br>region          | Memory<br>type <sup>a</sup> | XNa | Description                                                                                                           |
|---------------------------|---------------------------|-----------------------------|-----|-----------------------------------------------------------------------------------------------------------------------|
| 0x00000000-<br>0x1FFFFFF  | Code                      | Normal                      | -   | Executable region for program code. You can also put data here.                                                       |
| 0x20000000-<br>0x3FFFFFF  | SRAM                      | Normal                      | -   | Executable region for data. You can also put code here.                                                               |
| 0x40000000-<br>0x5FFFFFF  | Peripheral                | Device                      | XN  | External device memory.                                                                                               |
| 0x60000000-<br>0x9FFFFFF  | External<br>RAM           | Normal                      | -   | Executable region for data.                                                                                           |
| 0xA0000000-<br>0xDFFFFFF  | External<br>device        | Device                      | XN  | External device memory.                                                                                               |
| 0xE0000000-<br>0xE00FFFFF | Private<br>Peripheral Bus | Strongly-<br>ordered        | XN  | This region includes the NVIC, System timer, and System Control Block. Only word accesses can be used in this region. |
| 0xE0100000-<br>0xFFFFFFF  | Device                    | Device                      | XN  | Implementation-specific.                                                                                              |

### **Memory**



Figure 1-9. Example memory map of a 4GB memory space. The instruction memory, the data memory, and all peripherals share the same memory address space. The memory map is fixed and contains unused region.

## **Instruction Set**

| Operation | Description          | Assembler                  | Cycles               |
|-----------|----------------------|----------------------------|----------------------|
|           | 8-bit immediate      | MOVS Rd, # <imm></imm>     | 1                    |
| Mayra     | Lo to Lo             | MOVS Rd, Rm                | 1                    |
| Move      | Any to Any           | MOV Rd, Rm                 | 1                    |
|           | Any to PC            | MOV PC, Rm                 | 3                    |
|           | 3-bit immediate      | ADDS Rd, Rn, # <imm></imm> | 1                    |
|           | All registers Lo     | ADDS Rd, Rn, Rm            | 1                    |
|           | Any to Any           | ADD Rd, Rd, Rm             | 1                    |
|           | Any to PC            | ADD PC, PC, Rm             | 3                    |
| Add       | 8-bit immediate      | ADDS Rd, Rd, # <imm></imm> | 1                    |
|           | With carry           | ADCS Rd, Rd, Rm            | 1                    |
|           | Immediate to SP      | ADD SP, SP, # <imm></imm>  | 1                    |
|           | Form address from SP | ADD Rd, SP, # <imm></imm>  | 1                    |
|           | Form address from PC | ADR Rd, <label></label>    | 1                    |
|           | Lo and Lo            | SUBS Rd, Rn, Rm            | 1                    |
|           | 3-bit immediate      | SUBS Rd, Rn, # <imm></imm> | 1                    |
| Subtract  | 8-bit immediate      | SUBS Rd, Rd, # <imm></imm> | 1                    |
|           | With carry           | SBCS Rd, Rd, Rm            | 1                    |
|           | Negate               | RSBS Rd, Rn, #0            | 1                    |
| Multiply  | Multiply             | MULS Rd, Rm, Rd            | 1 or 32 <sup>a</sup> |

|  | Operation | Description                        | Assembler                      | Cycles |
|--|-----------|------------------------------------|--------------------------------|--------|
|  | Compare   | Compare                            | CMP Rn, Rm                     | 1      |
|  |           | Negative                           | CMN Rn, Rm                     | 1      |
|  |           | Immediate                          | CMP Rn, # <imm></imm>          | 1      |
|  | Logical   | AND                                | ANDS Rd, Rd, Rm                | 1      |
|  |           | Exclusive OR                       | EORS Rd, Rd, Rm                | 1      |
|  |           | OR                                 | ORRS Rd, Rd, Rm                | 1      |
|  |           | Bit clear                          | BICS Rd, Rd, Rm                | 1      |
|  |           | Move NOT                           | MVNS Rd, Rm                    | 1      |
|  |           | AND test                           | TST Rn, Rm                     | 1      |
|  |           | Logical shift left by immediate    | LSLS Rd, Rm, # <shift></shift> | 1      |
|  |           | Logical shift left by register     | LSLS Rd, Rd, Rs                | 1      |
|  |           | Logical shift right by immediate   | LSRS Rd, Rm, # <shift></shift> | 1      |
|  |           | Logical shift right by register    | LSRS Rd, Rd, Rs                | 1      |
|  |           | Arithmetic shift right             | ASRS Rd, Rm, # <shift></shift> | 1      |
|  |           | Arithmetic shift right by register | ASRS Rd, Rd, Rs                | 1      |
|  | Rotate    | Rotate right by register           | RORS Rd, Rd, Rs                | 1      |

## **Instruction Set**

| Operation | Description                      | Assembler                           | Cycles           |
|-----------|----------------------------------|-------------------------------------|------------------|
|           | Word, immediate offset           | LDR Rd, [Rn, # <imm>]</imm>         | 2                |
|           | Halfword, immediate offset       | LDRH Rd, [Rn, # <imm>]</imm>        | 2                |
|           | Byte, immediate offset           | LDRB Rd, [Rn, # <imm>]</imm>        | 2                |
|           | Word, register offset            | LDR Rd, [Rn, Rm]                    | 2                |
|           | Halfword, register offset        | LDRH Rd, [Rn, Rm]                   | 2                |
| Load      | Signed halfword, register offset | LDRSH Rd, [Rn, Rm]                  | 2                |
|           | Signed byte, register offset     | LDRSB Rd, [Rn, Rm]                  | 2                |
|           | PC-relative                      | LDR Rd, <label></label>             | 2                |
|           | SP-relative                      | LDR Rd, [SP, # <imm>]</imm>         | 2                |
|           | Multiple, excluding base         | LDM Rn!, { <loreglist>}</loreglist> | 1+N <sup>b</sup> |
|           | Multiple, including base         | LDM Rn, { <loreglist>}</loreglist>  | 1+N <sup>b</sup> |
|           | Word, immediate offset           | STR Rd, [Rn, # <imm>]</imm>         | 2                |
|           | Halfword, immediate offset       | STRH Rd, [Rn, # <imm>]</imm>        | 2                |
|           | Byte, immediate offset           | STRB Rd, [Rn, # <imm>]</imm>        | 2                |
| Ctoro     | Word, register offset            | STR Rd, [Rn, Rm]                    | 2                |
| Store     | Halfword, register offset        | STRH Rd, [Rn, Rm]                   | 2                |
|           | Byte, register offset            | STRB Rd, [Rn, Rm]                   | 2                |
|           | SP-relative                      | STR Rd, [SP, # <imm>]</imm>         | 2                |
|           | Multiple                         | STM Rn!, { <loreglist>}</loreglist> | 1+N <sup>b</sup> |

| Operation    | Description             | Assembler                           | Cycle<br>s          |
|--------------|-------------------------|-------------------------------------|---------------------|
| _            | Push                    | PUSH { <loreglist>}</loreglist>     | 1+N <sup>b</sup>    |
| Push         | Push with link register | PUSH { <loreglist>, LR}</loreglist> | 1+N <sup>b</sup>    |
|              | Рор                     | POP { <loreglist>}</loreglist>      | 1+N <sup>b</sup>    |
| Pop          | Pop and return          | POP { <loreglist>, PC}</loreglist>  | 4+N <sup>c</sup>    |
|              | Conditional             | B <cc> <label></label></cc>         | 1 or 3 <sup>d</sup> |
|              | Unconditional           | B <label></label>                   | 3                   |
| Branch       | With link               | BL <label></label>                  | 4                   |
| Dianen       | With exchange           | BX Rm                               | 3                   |
|              | With link and exchange  | BLX Rm                              | 3                   |
|              | Signed halfword to word | SXTH Rd, Rm                         | 1                   |
| Extend       | Signed byte to word     | SXTB Rd, Rm                         | 1                   |
|              | Unsigned byte           | UXTB Rd, Rm                         | 1                   |
|              | Bytes in word           | REV Rd, Rm                          | 1                   |
| Reverse      | Bytes in both halfwords | REV16 Rd, Rm                        | 1                   |
|              | Signed bottom half word | REVSH Rd, Rm                        | 1                   |
|              | Supervisor Call         | SVC # <imm></imm>                   | _ e                 |
|              | Disable interrupts      | CPSID i                             | 1                   |
|              | Enable interrupts       | CPSIE i                             | 1                   |
| State change | Read special register   | MRS Rd, <specreg></specreg>         | 4                   |
|              | Write special register  | MSR <specreg>, Rn</specreg>         | 4                   |
|              | Breakpoint              | BKPT # <imm></imm>                  | _ e                 |

### **Instruction Set**

| Operation | Description                 | Assembler          | Cycles |
|-----------|-----------------------------|--------------------|--------|
|           | Send event                  | SEV                | 1      |
|           | Wait for event              | WFE                | 2f     |
| Hint      | Wait for interrupt          | WFI                | 2f     |
|           | Yield                       | YIELD <sup>g</sup> | 1      |
|           | No operation                | NOP                | 1      |
|           | Instruction synchronization | ISB                | 4      |
| Barriers  | Data memory                 | DMB                | 4      |
|           | Data synchronization        | DSB                | 4      |

#### **IMPORTANT!**

#### Literals can be expressed as:

- Decimal numbers, for example 123.
- Hexadecimal numbers, for example 0x7B.
- Numbers in any base from 2 to 9, for example 5 204 is a number in base 5.
- Floating point numbers, for example 123.4.
- Boolean values {TRUE} or {FALSE}.
- Single character values enclosed by single quotes, for example 'w'.
- Strings enclosed in double quotes, for example "This is a string".

#### **BRANCH CONDITION CODES**

| cond  | Mnemonic extension     | Meaning                      | Condition flags     |
|-------|------------------------|------------------------------|---------------------|
| 0000  | EQ                     | Equal                        | Z === 1             |
| 0001  | NE                     | Not equal                    | Z == 0              |
| 0010  | CS a                   | Carry set                    | C == 1              |
| 0011  | CC p                   | Carry clear                  | C == 0              |
| 0100  | MI                     | Minus, negative              | N == 1              |
| 0101  | PL                     | Plus, positive or zero       | N == 0              |
| 0110  | VS                     | Overflow                     | V == 1              |
| 0111  | VC                     | No overflow                  | V == 0              |
| 1000  | HI                     | Unsigned higher              | C == 1 and Z == 0   |
| 1001  | LS                     | Unsigned lower or same       | C == 0  or  Z == 1  |
| 1010  | GE                     | Signed greater than or equal | N == V              |
| 1011  | LT                     | Signed less than             | N != V              |
| 1100  | СТ                     | Signed greater than          | Z == 0 and $N == V$ |
| 1101  | LE                     | Signed less than or equal    | Z == 1 or N != V    |
| 1110° | None (AL) <sup>d</sup> | Always (unconditional)       | Any                 |
|       | -                      | -                            |                     |

- a. HS (unsigned higher or same) is a synonym for CS.
- b. L0 (unsigned lower) is a synonym for CC.
- c. This value is never encoded in any ARMv6-M Thumb instruction.
- d. AL is an optional mnemonic extension for always.

### **EX. 01: MOVE & ADD**

```
AREA example, CODE, READONLY
       ENTRY
       ALIGN
 main FUNCTION
       EXPORT main
               RO, #10
                                      ; Set up parameters
       MOVS
       MOVS R1, #3
       ADD
              R0, R0, R1
                                      ; R0 = R0 + R1
                                      ; Branch stop
stop
       В
            stop
       ENDFUNC
       END
```

### **EX. 02: SUBROUTINES**

```
AREA example, CODE, READONLY
        ENTRY
        ALIGN
  main
       FUNCTION
        EXPORT
               main
                 RO, #10
        MOVS
                                          ; Set up parameters
                R1, #3
        MOVS
                doadd
                                         : Call subroutine
        BL
                                         ; Branch stop
stop
        В
             stop
doadd
        ADD
                RO, RO, R1
                                         ; Subroutine code
        ВХ
                                         ; Return from subroutine
                LR
                                         ; Finish function
        ENDFUNC
                                         ; Finish assembly file
        END
```

### **EX. 03: GCD**

```
int gcd(int a, int b)
{
    while (a != b)
    {
        if (a > b)
            a = a - b;
        else
            b = b - a;
    }
    return a;
}
```

# 4

#### **EX. 03: GCD**

```
AREA example, CODE, READONLY
                             ; Declare new area
       ENTRY
                                       ; Declare as entry point
                                       ; Ensures that main addresses the following instruction
       ALIGN
                                       ; Enable Debug
 main FUNCTION
                                       ; Make main as global to access from startup file
       EXPORT main
       MOVS
               RO, #48
                                       ; Set up parameters (example values)
       MOVS R1, #18
       BL doGCD
                                        ; Call GCD subroutine
stop
       B stop
                                       ; Branch stop
           R0, R1
                                       ; Compare a and b (R0 and R1)
doGCD
       CMP
           endGCD
       BEQ
                                      ; If they are equal, branch to endGCD
           subtractA
                                       ; If a > b, branch to subtractA
       BGT
           subtractB
                                       ; Else, branch to subtractB
       В
                                        ; a = a - b
subtractA SUBS R0, R0, R1
                 doGCD
                                        ; Repeat the loop
         В
                 R1, R1, R0
                                        ; b = b - a
subtractB SUBS
                 doGCD
                                        ; Repeat the loop
         В
                 R0, R0
                                         ; Move the result (GCD) into RO for returning
endGCD
         MOV
                                         : Return from subroutine
         ВX
                 LR
                                       ; Finish function
       ENDFUNC
                                       ; Finish assembly file
       END
```

- Directives are instructions used by the assembler to help automate the assembly process and to improve program readability.
- Important directive for us:
- AREA: instructs the assembler to assemble a new code or data section.
  - Example Usage:
  - AREA Example, CODE, READONLY
    - Example-> name of section
    - Code-> Contains machine instructions.
    - READONLY-> Indicates that this section must not be written to.

- ALIGN: aligns the current location to a specified boundary by padding with zeros or NOP instructions.
  - Example usage:

- DCB: allocates one or more bytes of memory, and defines the initial runtime contents of the memory.
- DCW DCWU: works as DCB for 2 bytes data.
- DCD and DCDU: works as DCB for 4 bytes data.
- DCQ DCQU: works as DCB for 8 bytes data.

```
C_string DCB "C_string",0
data DCW -225,2*number ; number must already be defined
data1 DCD 1,5,20
data DCQ -225,2 101
```

EQU: gives a symbolic name to a numeric constant, a register-relative value or a PC-relative value.

- FUNCTION or PROC: marks the start of a function. PROC is a synonym for FUNCTION. They enable the debug.
- ENDFUNC or ENDP: marks the end of a function. ENDP is a synonym for ENDFUNC.
- END: informs the assembler that it has reached the end of a source file.
- EXPORT or GLOBAL: declares a symbol that can be used by the linker to resolve symbol references in separate object and library files.

- IMPORT and EXTERN: provide the assembler with a name that is not defined in the current assembly.
- ENTRY: declares an entry point to a program.
- **THUMB:** instructs the assembler to interpret subsequent instructions as Thumb instructions, using the UAL syntax.

# LDR

- LDR Rd, =const
- LDR Rd, =label

The LDR pseudo-instruction generates the most efficient single instruction for a specific constant:

- If the constant can be constructed with a single MOV instruction, the assembler generates the appropriate instruction.
- If the constant cannot be constructed with a single MOV instruction, the assembler: places the value in a literal pool (a portion of memory embedded in the code to hold constant values) generates an LDR instruction with a program-relative address that reads the constant from the literal pool.

# EX: LDR

```
AREA example, CODE, READONLY ; Declare new area
        ENTRY
                                ; Declare as entry point
       ALTGN
                                 ; Ensures main addresses the following instruction
 main FUNCTION
                                 ; Enable Debug
                                 ; Make main as global to access from startup file
        EXPORT main
                                 : Load the address of 'var1' into r0
        LDR R0, =var1
       LDR R1, [R0]
                                ; Load the value at the
                                 ; address in r0 into r1 (0x12345678)
        LDR R2, var1
                                        ; Branch stop
          stop
stop
      DCD 0x12345678
                                        ; Define a 32-bit constant in memory
var1
        ENDFUNC
                                        ; Finish function
        END
                                        ; Finish assembly file
```

# **DEMO**







# •





## Adding new assembly file – Step 1





# Adding new assembly file – Step 2



# Write your code in your assembly file



# Configure simulator - Step 1





# **Configure simulator – Step 2**





# **Build your project to run**



# Start your program in debug mode



### **Enjoy your new IDE...**













If you get this error at the beginning of debugging, you are probably using free mode. Just click Ok and continue your work ©

### **Refences**

- http://www.keil.com/support/man/docs/armasm/
- http://infocenter.arm.com
- http://www.ece.utep.edu/courses/web3376/Directives.html

### **Recommended Refences**

https://www.davespace.co.uk/arm/introduction-toarm/